Volume 2, Part 1: Interruption Vector Descriptions
2:169
Instruction Debug fault
0
ri
0
ni
0
0
0
0
0 0
1
IR Data Debug fault
0
ri
0
ni
1
1
0
0
1 0
0
Data Dirty Bit fault
ed
ri
so ni
0
rs
0
na
h
r
1
0
Disabled Floating-Point Register fault
0
ri
0
ni
0
0
sp
0
r
w
0
External Interrupt
0
ri
0
ni
ir
i
0
0
0
0 0
0
Floating-Point Exception fault
0
ri
0
ni
0
0
0
0
0 0
0
Floating-Point Exception trap
0
ei
0
ni
0
0
0
0
0 0
0
Disabled ISA Transition fault
0
ri
0
ni
0
0
0
0
0 0
0
Illegal Dependency fault
0
ri
0
ni
0
0
0
0
0 0
0
Illegal Operation fault
0
ri
0
ni
0
0
0
0
0 0
0
IR Unimplemented Data Address fault
0
ri
0
ni
1
1
0
0
1 0
0
Privileged Operation fault
0
ri
0
ni
0
0
0
na
0 0
0
Privileged Register fault
0
ri
0
ni
0
0
0
0
0 0
0
Reserved Register/Field fault
0
ri
0
ni
0
0
0
0
0 0
0
Unimplemented Data Address fault
0
ri
0
ni
0
rs
0
na
j
r
w
0
0
0
0
0
0
0
0
0
0 0
x
0
0
0
0
0
0
0
0
r
w
0
0
0
0
0
0
0
0
0
0 0
0
Instruction Access Rights vector
Instruction Access Rights fault
0
ri
0
ni
0
0
0
0
0 0
1
Instruction Access Bit fault
0
ri
0
ni
0
0
0
0
0 0
1
Instruction Key Miss fault
0
ri
0
ni
0
0
0
0
0 0
1
Instruction TLB fault
0
ri
0
ni
0
0
0
0
0 0
1
Data Key Permission fault
ed
ri
so ni
0
rs
sp
na
r
w
0
Instruction Key Permission fault
0
ri
0
ni
0
0
0
0
0 0
1
IR Data Key Permission fault
0
ri
0
ni
1
1
0
0
1 0
0
Lower-Privilege Transfer Trap vector
Unimplemented Instruction Address fault
0
ri
0
ni
ir
0
0
0
0 0
1
Lower-Privilege Transfer trap
0
ei
0
ni
ir
0
0
0
0 0
0
Unimplemented Instruction Address trap
0
ei
0
ni
ir
0
0
0
0 0
0
Data NaT Page Consumption fault
0
ri
so ni
0
rs
0
na
r
w
0
Instruction NaT Page Consumption fault
0
ri
0
ni
0
0
0
0
0 0
1
IR Data NaT Page Consumption fault
0
ri
0
ni
1
1
0
0
1 0
0
Register NaT Consumption fault
0
ri
0
ni
0
0
0
na
r
w
0
Table 8-2.
ISR Values on Interruption (Continued)
Vector / Interruption
ed
ei
a
so ni
b
ir
c
rs
d
sp
e
na
f
r w x
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...