Volume 2, Part 1: Addressing and Protection
2:75
4.3.3
Instruction Behavior with Unimplemented Addresses
The use of an unimplemented address affects instruction execution as described in the
bullet list below. If instruction address translation is enabled, an “unimplemented
address” refers to an unimplemented virtual address. If instruction address translation
is disabled, an “unimplemented address” refers to an unimplemented physical address.
• Non-speculative memory references (non-speculative loads, stores, and
semaphores), the following non-access references:
fc
,
fc.i
,
tpa
,
lfetch.fault
,
and
probe.fault
, and mandatory RSE operations to unimplemented addresses
result in an Unimplemented Data Address fault.
• Virtual addresses used by instruction and data TLB purge/insert operations are
checked, and if the base address (register r3 of the purge, IFA for inserts) targets
an unimplemented virtual address, a Unimplemented Data Address fault is raised.
The page size of the insert or purge is ignored.
• Speculative loads from unimplemented addresses always return a NaT bit in the
target register.
• A regular_form
probe
instruction to an unimplemented address returns zero in the
target register.
• A
tak
instruction to an unimplemented address returns one in the target register.
• A non-faulting
lfetch
to an unimplemented address is silently ignored.
• Eager RSE operations to unimplemented addresses do not fault.
• Execution of a taken branch, taken
chk
, or an
rfi
to an unimplemented address, or
execution of a non-branching slot 2 instruction in a bundle at the upper edge of the
implemented address space (where the next sequential bundle address would be an
unimplemented address) results either in an Unimplemented Instruction Address
trap on the branch,
chk
,
rfi
or non-branching slot 2 instruction, or in an
Unimplemented Instruction Address fault on the fetch of the unimplemented
address.
• When
ptc.g
or
ptc.ga
operations place a virtual address on the bus, the virtual
address is sign-extended to a full 64-bit format. If an incoming
ptc.g
or
ptc.ga
presents a virtual address base that targets an unimplemented virtual address, the
upper (unimplemented) virtual address bits are dropped, and the purge is
performed with the truncated address.
• The behavior of executing
vmsw.1
in a bundle whose address will become
unimplemented after PSR.vm is set to 1 is undefined.
4.4
Memory Attributes
When virtual addressing is enabled, memory attributes defining the speculative,
cacheability and write-policies of the virtually mapped physical page are defined by the
TLB. When physical addressing is enabled, memory attributes are supplied as described
in
“Physical Addressing Memory Attributes” on page 2:76
4.4.1
Virtual Addressing Memory Attributes
For virtual memory references, the memory attribute field of each virtual translation
describes physical memory properties as shown in
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...