
Volume 2, Part 1: Processor Abstraction Layer
2:449
PAL_PROC_GET_FEATURES
40
Opt.
Opt.
No
Virtual Machine features implemented and enabled. When 1, PSR.vm is
implemented and virtual machines features are not disabled. When 0
(features_status) and when the corresponding features_avail bit is 1, virtual
machines features are implemented but are disabled. When both the
features_avail and features_status bits are 0, virtual machine features are
not implemented.
If implemented and controllable, virtual machine features may be disabled
by writing this bit to 0 with PAL_PROC_SET_FEATURES. However, virtual
machine features cannot be re-enabled except via a power-on; hence, if
virtual machine features are disabled, this bit reads as 0 for both
features_status and features_control (but still 1 for features_avail).
39
Opt.
Req.
May
Variable P-state performance: A value of 1 indicates that the processor is
optimizing performance for the given P-state power budget by dynamically
varying the frequency, such that maximum performance is achieved for the
power budget. A value of 0 indicates that P-states have no frequency
variation or very small frequency variations for their given power budget.
38
Opt.
No
RO
Simple implementation of unimplemented instruction addresses. Denotes
how an unimplemented instruction address is recorded in IIP on an
Unimplemented Instruction Address trap or fault. When 1, the full
unimplemented address is recorded in IIP; when 0, the address is sign
extended (virtual addresses) or zero extended (physical addresses). See
Section 3.3.5.3, “Interruption Instruction Bundle Pointer (IIP – CR19)”
for
details. This feature may only be interrogated by
PAL_PROC_GET_FEATURES. It may not be enabled or disabled by
PAL_PROC_SET_FEATURES. The corresponding argument is ignored.
37
Opt.
No
RO
INIT, PMI, and LINT pins present. Denotes the absence of INIT, PMI, LINT0
and LINT1 pins on the processor. When 1, the pins are absent. When 0, the
pins are present. This feature may only be interrogated by
PAL_PROC_GET_FEATURES. It may not be enabled or disabled by
PAL_PROC_SET_FEATURES. The corresponding argument is ignored.
36
Opt.
No
RO
Unimplemented instruction address reported as fault. Denotes how the
processor reports the detection of unimplemented instruction addresses.
When 1, the processor reports an Unimplemented Instruction Address fault
on the unimplemented address; when 0, it reports an Unimplemented
Instruction Address trap on the previous instruction in program order. This
feature may only be interrogated by PAL_PROC_GET_FEATURES. It may
not be enabled or disabled by PAL_PROC_SET_FEATURES. The
corresponding argument is ignored.
35
Opt.
Req.
May
Disable data speculation and the ALAT. When 1, data speculation checks
(
chk.a
) always fail (i.e., always branch to the target address), thus
triggering recovery code; check loads (
ld.c
) always re-load the target
register. When 0, data speculation works as normal.
34
Opt.
No
RO
Interruption Instruction Bundle interruption registers (IIB0, IIB1)
implemented. Denotes whether IIB registers are implemented. This feature
may only be interrogated by PAL_PROC_GET_FEATURES. It may not be
enabled or disabled by PAL_PROC_SET_FEATURES. The corresponding
argument is ignored.
33
Opt.
No
RO
Interval Timer Offset register (ITO) implemented. Denotes whether ITO
register is implemented. This feature may only be interrogated by
PAL_PROC_GET_FEATURES. It may not be enabled or disabled by
PAL_PROC_SET_FEATURES. The corresponding argument is ignored.
32:0
N/A
N/A
N/A
Reserved
a. May-span-multiple-logical-processors. Readers should refer to implementation-specific document for details.
b. Setting this bit affect logical-processor only.
c. Read-only bit.
Table 11-112. Processor Features (Continued)
Bit
Class Control Scope
Description
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...