234
Intel
®
Itanium
®
Architecture Software Developer’s Manual, Rev. 2.3
Argument . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:397
11-82 I/O Detail Pointer Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:399
11-83 I/O Type Definition. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:400
11-84 I/O Size Definition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:400
11-85 Pending Return Parameter Fields . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:407
11-86
info_index
Values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:411
level_index
Fields . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:412
err_type_index
Values. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:412
error_info
Return Format when
info_index
= 2 and
err_type_index
= 0 . . . . . . . . . . . 2:413
11-90 cache_check Fields . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:414
11-91 tlb_check Fields . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:415
11-92 bus_check Fields . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:417
11-93 reg_file_check Fields . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:418
11-94 uarch_check Fields . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:420
11-95
err_type_info. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:422
Return Value . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:424
err_struct_info –
Cache . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:424
vector for cache . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:425
err_data_buffer
– Cache . . . . . . . . . . . . . . . . . . . . . . . . 2:426
err_struct_info
– TLB . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:427
vector for TLB . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:428
err_data_buffer
– TLB . . . . . . . . . . . . . . . . . . . . . . . . . 2:428
err_struct_info
– Register File . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:429
Vector for Register File . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:430
err_data_buffer
– Register File. . . . . . . . . . . . . . . . . . . . . 2:430
err_struct_info
– Bus/Processor Interconnect . . . . . . . . . . . . . . . . . . . . . . . . 2:431
vector for Bus/Processor Interconnect . . . . . . . . . . . . . . . . . . . . . 2:431
hw_check
Fields . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:432
control_word
Layout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:438
pm_buffer
Layout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:440
11-112 Processor Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:447
11-113 Values for
ddt
Field . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:452
info_request
Return Value. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:454
11-115 RSE Hints Implemented . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:455
11-116 Processor Hardware Sharing Policies . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:456
11-117
notify_platform
Layout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:460
11-118 vp_env_info – Virtual Environment Information Parameter . . . . . . . . . . . . . . . . . 2:473
11-119
config_options
– Global Configuration Options . . . . . . . . . . . . . . . . . . . . . . . 2:479
11-120 PAL Virtualization Services . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2:486
11-121 State Requirements for PSR for PAL Virtualization Services . . . . . . . . . . . . . . . . 2:487
11-122 Virtual Processor Settings in Architectural Resources for PAL_VPS_RESUME_NORMAL and
11-123 Processor Status Register Settings for Virtual Processor Execution . . . . . . . . . . . . 2:490
11-124
– Virtual Highest Priority Pending Interrupt. . . . . . . . . . . . . . . . . . . . . . . 2:495
Part II: System Programmer’s Guide
Itanium
®
Architecture Provides a Relaxed Ordering Model . . . . . . . . . . . . . 2:512
Acquire and Release Semantics Order Intel
Itanium
®
Memory Operations . . . . . . . . 2:513
Loads May Pass Stores to Different Locations . . . . . . . . . . . . . . . . . . . . . . . 2:514
Loads May Not Pass Stores in the Presence of a Memory Fence . . . . . . . . . . . . . 2:514
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...