Volume 2, Part 1: System State and Programming Model
2:25
mfh
5
Upper (f32 .. f127) floating-point registers written – This
bit is set to one when an Intel Itanium instruction
completes that uses register f32..f127 as a target
register. This bit is sticky and only cleared by an explicit
write of the user mask. PSR.mfh is unmodified by IA-32
instruction set execution.
unchanged
data
System Mask = PSR{23:0}
ic
13
Interruption Collection – When 1 and an interruption
occurs, the current state of the processor is loaded in
IIP, IPSR, IIM and IFS; and additional registers defined
in
“Interruption Vector Descriptions” on page 2:165
.
When 0, IIP, IPSR, IIM and IFS are not modified on an
interruption (see
Table 8-1, “Writing of Interruption
Resources by Vector” on page 2:166
0, speculative load exceptions result in deferred
exception behavior, regardless of the state of the DCR
and ITLB deferral bits. Processor operation is
undefined if PSR.ic is 0 and a transition is made to
execute IA-32 code.
0
inst/data
c
i
14
Interrupt Bit – When 1 and executing Intel Itanium
instructions, unmasked pending external interrupts will
interrupt the processor by transferring control to the
external interrupt handler. When 0, pending external
interrupts do not interrupt the processor. The effect of
clearing PSR.i via Reset System Mask (
rsm
)
instructions is observed by the next instruction.
Toggling PSR.i from one to zero via Move to PSR.l
requires data serialization. When executing IA-32
instructions, external interrupts are enabled if PSR.i
and (CFLG.if is 0 or EFLAG.if is 1). NMI interrupts are
enabled if PSR.i is 1 regardless of EFLAG.if.
0
clear: implicit
serialization
set: data
d
pk
15
Protection Key enable – When 1 and PSR.it is 1,
instruction references (including IA-32) check for valid
protection keys. When 1 and PSR.dt is 1, data
references (including IA-32) check for valid protection
keys. When 1 and PSR.rt is 1, protection key checks
are enabled for register stack references. When 0,
neither instruction, data, nor register stack references
are checked for valid protection keys. When PSR.dt,
PSR.rt or PSR.it are 0, PSR.pk is ignored for the
corresponding reference.
unchanged
inst/data
e
rv
12:6,
16
reserved
dt
17
Data address Translation – When 1, virtual data
addresses are translated and access rights checked.
When 0, data accesses use physical addressing.
PSR.dt must be 1 when entering IA-32 code, otherwise
processor operation is undefined.
unchanged/0
inst/data
dfl
18
Disabled Floating-point Low register set – When 1, a
read or write access to f2 through f31 results in a
Disabled Floating-Point Register fault. When 1, all
IA-32 FP, Intel SSE and Intel MMX technology
instructions raise a Disabled FP Register fault
(regardless whether the instruction actually references
f2-31).
0
data
Table 3-2.
Processor Status Register Fields (Continued)
Field
Bits
Description
Interruption
State
Serialization
Required
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...