
3:40
Volume 3: Instruction Reference
cmp
simply uses the negative relation with an implemented type. The implemented relations
and how the pseudo-ops map onto them are shown in
(for parallel type compares).
The parallel compare types can be used only with a restricted set of relations and
operands. They can be used with equal and not-equal comparisons between two
registers or between a register and an immediate, or they can be used with inequality
comparisons between a register and GR 0. Unsigned relations are not provided, since
they are not of much use when one of the operands is zero. For the parallel inequality
comparisons, hardware only directly implements the ones where the first operand (GR
r
2
) is GR 0. Comparisons where the second operand is GR 0 are pseudo-ops for which
the assembler switches the register specifiers and uses the opposite relation.
Table 2-16.
64-bit Comparison Relations for Normal and unc Compares
crel
Compare Relation
(
a
rel
b
)
Register Form is a
pseudo-op of
Immediate Form is a
pseudo-op of
Immediate Range
eq
a
==
b
-128 .. 127
ne
a
!=
b
eq
p
1
p
2
eq
p
1
p
2
-128 .. 127
lt
a
<
b
signed
-128 .. 127
le
a
<=
b
lt
a
b
p
1
p
2
lt
a-1
-127 .. 128
gt
a
>
b
lt
a
b
lt
a-1
p
1
p
2
-127 .. 128
ge
a
>=
b
lt
p
1
p
2
lt
p
1
p
2
-128 .. 127
ltu
a
<
b
unsigned
0 .. 127,
2
64
-128 .. 2
64
-1
leu
a
<=
b
ltu
a
b
p
1
p
2
ltu
a-1
1 .. 128,
2
64
-127 .. 2
64
gtu
a
>
b
ltu
a
b
ltu
a-1
p
1
p
2
1 .. 128,
2
64
-127 .. 2
64
geu
a
>=
b
ltu
p
1
p
2
ltu
p
1
p
2
0 .. 127,
2
64
-128 .. 2
64
-1
Table 2-17.
64-bit Comparison Relations for Parallel Compares
crel
Compare Relation
(
a
rel
b
)
Register Form is a
pseudo-op of
Immediate Range
eq
a
==
b
-128 .. 127
ne
a
!=
b
-128 .. 127
lt
0
<
b
signed
no immediate forms
lt
a
< 0
gt
a
b
le
0
<=
b
le
a
<= 0
ge
a
b
gt
0
>
b
gt
a
> 0
lt
a
b
ge
0
>=
b
ge
a
>= 0
le
a
b
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...