
Volume 2, Part 1: Processor Abstraction Layer
2:421
PAL_MC_ERROR_INJECT
PAL_MC_ERROR_INJECT – Inject Processor Error (276)
Purpose:
Injects the requested processor error or returns information on the supported injection
capabilities for this particular processor implementation.
Calling Conv:
Stacked
Mode:
Physical and Virtual
Buffer:
Dependent
Arguments:
Returns:
Status:
Description:
This procedure enables error injection into processor structures based on information
specified by
err_type_info
,
err_struct_info
and
err_data_buffer
. Each invocation of the
procedure enables a single error to be injected. The procedure supports error injection
for at least one error of each severity type (correctable, recoverable, fatal).
The
err_type_info
argument specifies details of the error injection operation that is being
err_struct_info
and
err_data_buffer
specify additional
optional information. The format of
err_struct_info
is specified for each supported
structure type indicated by the
err_struct
field in
err_type_info
.
err_data_buffer
is optional,
depending on the structure type and whether
trigger
functionality is used. If
err_data_buffer
is not required for the error injection, PAL will not attempt to access the
memory location specified in this parameter.
Argument
Description
index
Index of PAL_MC_ERROR_INJECT within the list of PAL procedures.
err_type_info
Unsigned 64-bit integer specifying the first level error information which identifies the error
structure and corresponding structure hierarchy, and the error severity.
err_struct_info
Unsigned 64-bit integer identifying the optional structure specific information that provides
the second level details for the requested error.
err_data_buffer
Unsigned 64-bit integer specifying the address of the buffer providing additional parameters
for the requested error. The address of this buffer must be 8-byte aligned.
Return Value
Description
status
Return status of the PAL_MC_ERROR_INJECT procedure.
capabilities
64-bit vector specifying the supported error injection capabilities for the input argument
combination of
struct_hier
,
err_struct
and
err_sev
fields in
err_type_info.
resources
64-bit vector specifying the architectural resources that are used by the procedure.
Reserved
0
Status Value
Description
0
Call completed without error
-1
Unimplemented procedure
-2
Invalid argument
-3
Call completed with error
-4
Call completed with error; the requested error could not be injected due to failure in locating
the target location in the specified structure.
-5
Argument was valid, but requested error injection capability is not supported.
-9
Call requires PAL memory buffer
Figure 11-25.
err_type_info
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15
14
13 12 11 10 9 8
7
6
5
4
3
2 1 0
Reserved
struct_hier
err_struct
err_sev
err_inj
mode
63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47
46
45 44 43 42 41 40 39
38
37 36 35 34 33 32
Impl_Spec
Reserved
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...