
2:446
Volume 2, Part 1: Processor Abstraction Layer
PAL_PROC_GET_FEATURES
PAL_PROC_GET_FEATURES – Get Processor Dependent Features
(17)
Purpose:
Provides information about configurable processor features.
Calling Conv:
Static Registers Only
Mode:
Physical
Buffer:
Not dependent
Arguments:
Returns:
Status:
Description:
PAL_PROC_GET_FEATURES and PAL_PROC_SET_FEATURES procedure calls are used
together to describe current settings of processor features and to allow modification of
some of these processor features.
The
feature_set
input argument for PAL_PROC_GET_FEATURES describes which
processor
feature_set
information is being requested.
describes processor
feature_set
zero. The
feature_set
values are split into two categories: architected and
implementation-specific. The architected feature sets have values from 0-15. The
implementation-specific feature sets are values 16 and above. The architected feature
sets are described in this document. The implementation-specific feature sets are
described in processor-specific documentation.
This procedure will return an invalid argument if an unsupported architectural
feature_set
is passed as an input. Implementation-specific feature sets will start at 16
and will expand in an ascending order as new implementation-specific feature sets are
added. The return
status
is used by the caller to know which implementation-specific
feature sets are currently supported on a particular processor.
For each valid
feature_set
, this procedure returns which processor features are
implemented in the
features_avail
return argument, the current feature setting is in
feature_status
return argument, and the feature controllability in the
feature_control
return argument. Only the processor features which are implemented and controllable
can be changed via PAL_PROC_SET_FEATURES. Features for which features_avail are 0
(unimplemented features) also have features_status and features_control of 0.
, the
class
field indicates whether a feature is required to be available
(
Req.
) or is optional (
Opt.
). The
control
field indicates which features are required to be
controllable.
Req.
indicates that the feature must be controllable,
Opt.
indicates that
Argument
Description
index
Index of PAL_PROC_GET_FEATURES within the list of PAL procedures.
Reserved
0
feature_set
Feature set information is being requested for.
Reserved
0
Return Value
Description
status
Return status of the PAL_PROC_GET_FEATURES procedure.
features_avail
64-bit vector of features implemented. See
.
feature_status
64-bit vector of current feature settings. See
.
feature_control
64-bit vector of features controllable by software.
Status Value
Description
1
Call completed without error; The
feature_set
passed is not supported but a
feature_set
of a
larger value is supported
0
Call completed without error
-2
Invalid argument
-3
Call completed with error
-8
feature_set
passed is beyond the maximum
feature_set
supported
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...