7-51
PERIPHERAL SUBSYSTEM
which will allow connection to 100/10 Mbps networks. For 10 Mbps networks, the 82557 can be
interfaced to a standard ENDEC device (such as the Intel 82503 Serial Interface), while maintain-
ing software compatibility with 100 Mbps solutions.
The 82557 is designed to implement cost effective, high performance PCI add-in adapters, em-
bedded PCs, or other interconnect devices such as hubs or bridges. Its combination of high inte-
gration and low cost make it ideal for these applications.
7.6.2.2
Features and Enhancements
The following list summarizes the main features of the Intel 82557 controller:
•
Glueless 32-bit PCI Bus Master Interface (Direct Drive of Bus), compatible with PCI Bus
Specification, Revision 2.1
•
82596-like chained memory structure
•
Improved dynamic transmit chaining for enhanced performance
•
Programmable transmit threshold for improved bus utilization
•
Early receive interrupt for concurrent processing of receive data
•
FLASH support up to 1 Mbyte
•
Large on-chip receive and transmit FIFOs (3 Kbytes each)
•
On-chip counters for network management
•
Back-to-back transmit at 100 Mbps
•
EEPROM support
•
Support for both 10 Mbps and 100 Mbps networks
•
Interface to MII-compliant PHY devices, including Intel 82553 Physical Interface
component for 10/100 Mbps designs
•
Compatible with IEEE 802.3u 100Base-T, TX, and T4
•
Interface to Intel 82503 or other serial device for 10 Mbps designs: Compatible with IEEE
802.3 10Base-T
•
Autodetect and autoswitching for 10 or 100 Mbps network speeds
•
Capable of full or half duplex at 10 and 100 Mbps
•
160-Lead QFP package
Figure 7-27
shows a high level block diagram of the 82557 part. It is divided into three main sub-
systems: a parallel subsystem, a FIFO subsystem and the 10/100 Mbps CSMA/CD unit.
Содержание Embedded Intel486
Страница 16: ......
Страница 18: ......
Страница 26: ......
Страница 28: ......
Страница 42: ......
Страница 44: ......
Страница 62: ......
Страница 64: ......
Страница 138: ......
Страница 139: ...5 Memory Subsystem Design Chapter Contents 5 1 Introduction 5 1 5 2 Processor and Cache Feature Overview 5 1 ...
Страница 140: ......
Страница 148: ......
Страница 150: ......
Страница 170: ......
Страница 172: ......
Страница 226: ......
Страница 228: ......
Страница 264: ......
Страница 282: ......
Страница 284: ......