EMBEDDED Intel486™ PROCESSOR HARDWARE REFERENCE MANUAL
7-42
Table 7-12. 82596 Signals (Sheet 1 of 2)
Signal
Type
Description
Address and Data Buses
A31–A2
O
Address
D31–D0
I/O
Data
BE3#–BE0#
O
Byte-enables
BS16#
I
16-bit data bus size
LE/BE#
I
Little endian or big endian byte ordering
DP3–DP0
I/O
Data parity
PCHK#
O
Parity error
Cycle Definition and Control
ADS#
O
Address status
W/R#
O
Write or read
PORT#
†
I
Port access
RDY#
I
Non-burst data ready
BRDY#
I
Burst data ready
BLAST#
O
Last burst cycle
Bus Control
CLK
I
Clock
RESET
†
I
Reset
INT/INT#
O
Interrupt
BREQ
I
Bus request
HOLD
O
Bus hold request
HLDA
I
Bus hold acknowledgment
AHOLD
†
I
Address hold request
BOFF#
I
Bus backoff
LOCK#
O
Bus lock
CA#
†
I
Channel attention
†
Signals marked with a dagger are not included on, or operate differently than, the Intel486™ processor
bus.
Содержание Embedded Intel486
Страница 16: ......
Страница 18: ......
Страница 26: ......
Страница 28: ......
Страница 42: ......
Страница 44: ......
Страница 62: ......
Страница 64: ......
Страница 138: ......
Страница 139: ...5 Memory Subsystem Design Chapter Contents 5 1 Introduction 5 1 5 2 Processor and Cache Feature Overview 5 1 ...
Страница 140: ......
Страница 148: ......
Страница 150: ......
Страница 170: ......
Страница 172: ......
Страница 226: ......
Страница 228: ......
Страница 264: ......
Страница 282: ......
Страница 284: ......