EMBEDDED Intel486™ PROCESSOR HARDWARE REFERENCE MANUAL
8-4
Figure 8-1. Intel486™ Processor System
Intel486™
CPU
Clock
and
Control
Logic
Error/
Ready
Logic
Page Hit
Director
DRAM
Control
Host Bus
ISP
32/16-Bit
Masters
32/16/8-Bit
I/O Slaves
EBC
EBB
32/16/8-Bit
Memory
EBB
Address
Buffers
Select
Logic
82077
Low
Power
SRAM
BIOS
AEN
Decoder
8042
Real
Time
Clock
Buffer
Da
ta
Ad
d
re
s
s
Co
n
tr
o
l
XB
U
S
Da
ta
A
ddr
es
s
C
ontr
o
l
Memory
Address
Decode
Write
Data
Buffer
Data
Mux
Addr
MUX
DRAM
EIDA Bus
Содержание Embedded Intel486
Страница 16: ......
Страница 18: ......
Страница 26: ......
Страница 28: ......
Страница 42: ......
Страница 44: ......
Страница 62: ......
Страница 64: ......
Страница 138: ......
Страница 139: ...5 Memory Subsystem Design Chapter Contents 5 1 Introduction 5 1 5 2 Processor and Cache Feature Overview 5 1 ...
Страница 140: ......
Страница 148: ......
Страница 150: ......
Страница 170: ......
Страница 172: ......
Страница 226: ......
Страница 228: ......
Страница 264: ......
Страница 282: ......
Страница 284: ......