EMBEDDED Intel486™ PROCESSOR HARDWARE REFERENCE MANUAL
8-18
Master requests (MREQ5–MREQ0) are slot-specific inputs to the ISP which are used by EISA
masters to request bus access.
Master acknowledges (MACK#5–MACK#0) are outputs from the ISP that acknowledge that the
bus has been granted to a requesting EISA master.
Refresh (REFRESH#) is a bidirectional signal. It is an output during refresh cycles and should be
used to refresh the entire system memory at once. It is an output only when the ISP DMA is a bus
master, while an internal request for a refresh cycle is generated in the ISP. The REFRESH# is
an input when an expansion bus adapter acts as a 16-bit ISA bus master.
Start of cycle (START#) is an input which connects to the EISA START# signal. Command
(CMD#) is an input that connects directly to the EISA CMD# signal. It is used to 3-state the data
buffers following a read cycle.
End of process (EOP) is a bidirectional signal which is directly connected to the TC signal of the
ISA/EISA bus. It is used in three modes: as an input in one mode, it is used by DMA slaves to
stop DMA transfers; as an input from a slave in a second mode, it is used as a terminal count; as
an output in a third mode, it indicates that a chain buffer has expired and that a new chain buffer
must be programmed. Interrupt request (IRQ 15–3,1) are interrupt inputs to the ISP.
Byte enables (BE3#–BE0#) are the EISA bus byte enables. BE3-BE1 are bidirectional, and BE0
is output only. In master mode, the ISP drives these lines. In slave mode the BE3-BE1 are inputs
to the ISP and are used to access the internal registers. BE0 is remains an output in slave mode.
Ready signal (DRDY) is a bidirectional signal. In slave mode, it is an output which is driven when
the ISP detects a slave write to its registers. In master mode, it is an input which indicates to the
DMA controller that the current cycle has completed and that the DMA controller must pipeline
addresses for DMA burst transfers.
Data (D7-D0) are bidirectional signals that function as outputs when the ISP is in the slave mode.
These signals are not used in the master mode. The pins are in output mode when CSOUT# is
asserted during an I/O read or interrupt acknowledge cycle.
Slave mode selected (CSOUT#) is an output from the ISP which indicates that it is accessed in
the slave mode.
Address enable (AEN#) is an output signal, which indicates whether the host, EISA, or ISA is the
current bus master.
I/O check bus error (IOCHK#) is an input from the ISA bus and is used for parity error checks
and for other high priority interrupts. It can be programmed to cause a non-maskable interrupt.
Содержание Embedded Intel486
Страница 16: ......
Страница 18: ......
Страница 26: ......
Страница 28: ......
Страница 42: ......
Страница 44: ......
Страница 62: ......
Страница 64: ......
Страница 138: ......
Страница 139: ...5 Memory Subsystem Design Chapter Contents 5 1 Introduction 5 1 5 2 Processor and Cache Feature Overview 5 1 ...
Страница 140: ......
Страница 148: ......
Страница 150: ......
Страница 170: ......
Страница 172: ......
Страница 226: ......
Страница 228: ......
Страница 264: ......
Страница 282: ......
Страница 284: ......