EMBEDDED Intel486™ PROCESSOR HARDWARE REFERENCE MANUAL
7-44
Figure 7-23. 82596-to-Processor Interfacing
Access to memory and I/O resources can be overlapped between the processor and the coproces-
sor with the bus backoff (BOFF#) output to the processor. The BOFF# overlapping method
avoids the need for a time-consuming bus hold arbitration (HOLD and HLDA) and it is done
without the risk of deadlock.
The coprocessor signals have the same significance as on the Intel486 processor bus, except for
the AHOLD signal. Because there is no internal cache to invalidate on the coprocessor, this input
is used to release the coprocessor address bus when an external cache controller needs to perform
a cache invalidation cycle.
7.6.1.2
Processor and Coprocessor Interaction
The 82596 coprocessor interacts with the processor bus as either a bus master or a slave (port ac-
cess mode). In normal operation, it is a bus master which moves data between the system memory
and the coprocessor’s control registers or internal FIFOs. The coprocessor can use the same burst
cycles, bus hold, address hold, bus backoff, and bus lock operations that the Intel486 processor
uses.
The coprocessor and the processor communicate through shared memory, as shown in
Figure
7-24
. The processor and the coprocessor normally use the interrupt (INT/INT#) and channel at-
tention (CA) signals to initiate communication, using a system control block of memory for com-
mand and status storage. INT/INT# alerts the processor to a change of contents in the system
control block. By asserting CA, the processor causes the coprocessor to examine the system con-
trol block contents for the change.
A31–A2
D31–D0
BE3#–BE0#
DP3–DP0, PCHK#
RDY#, W/R#, ADS#
BRDY#, BLAST#
AHOLD, BOFF#
BS16#, LOCK#
HOLD, HLDA
BREQ
82596 LAN
Controller
Intel486™
M/IO#, D/C#
CA, RESET
PORT#
Glue
Processor
Содержание Embedded Intel486
Страница 16: ......
Страница 18: ......
Страница 26: ......
Страница 28: ......
Страница 42: ......
Страница 44: ......
Страница 62: ......
Страница 64: ......
Страница 138: ......
Страница 139: ...5 Memory Subsystem Design Chapter Contents 5 1 Introduction 5 1 5 2 Processor and Cache Feature Overview 5 1 ...
Страница 140: ......
Страница 148: ......
Страница 150: ......
Страница 170: ......
Страница 172: ......
Страница 226: ......
Страница 228: ......
Страница 264: ......
Страница 282: ......
Страница 284: ......