EMBEDDED Intel486™ PROCESSOR HARDWARE REFERENCE MANUAL
4-58
AHOLD Snoop Overlaying a Non-Burst Cycle
When AHOLD overlays a non-burst cycle, snooping is based on the completion of the current
non-burst transfer (ADS#-RDY# transfer).
Figure 4-40
shows a snoop cycle under AHOLD over-
laying a non-burst line-fill cycle. HITM# is asserted two clocks after EADS#, and the non-burst
cycle is fractured after the RDY# for a specific single transfer is asserted. The snoop write-back
cycle is re-ordered ahead of an ongoing non-burst cycle. After the write-back cycle is completed,
the fractured non-burst cycle continues. The snoop write-back ALWAYS precedes the comple-
tion of a fractured cycle, regardless of the point at which AHOLD is de-asserted, and AHOLD
must be de-asserted before the fractured non-burst cycle can complete.
Figure 4-40. Snoop Cycle Overlaying a Non-Burst Cycle
242202-152
CLK
AHOLD
EADS#
INV
HITM#
ADS#
A31–A4
BLAST#
To Processor
Write-back from Processor
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
A3–A2
0
0
4
8
C
4
8
C
RDY#
CACHE#
W/R#
Fill
Fill Cont.
‡
†
†
‡
Содержание Embedded Intel486
Страница 16: ......
Страница 18: ......
Страница 26: ......
Страница 28: ......
Страница 42: ......
Страница 44: ......
Страница 62: ......
Страница 64: ......
Страница 138: ......
Страница 139: ...5 Memory Subsystem Design Chapter Contents 5 1 Introduction 5 1 5 2 Processor and Cache Feature Overview 5 1 ...
Страница 140: ......
Страница 148: ......
Страница 150: ......
Страница 170: ......
Страница 172: ......
Страница 226: ......
Страница 228: ......
Страница 264: ......
Страница 282: ......
Страница 284: ......