EMBEDDED Intel486™ PROCESSOR HARDWARE REFERENCE MANUAL
4-68
Figure 4-46. Locked Cycles (Back-to-Back)
4.4.4.1
Snoop/Lock Collision
If there is a snoop cycle overlaying a locked cycle, the snoop write-back cycle fractures the
locked cycle. As shown in
Figure 4-47
, after the read portion of the locked cycle is completed,
the snoop write-back starts under HITM#. After the write-back is completed, the locked cycle
continues. But during all this time (including the write-back cycle), the LOCK# signal remains
asserted.
Because HOLD is not acknowledged if LOCK# is asserted, snoop-lock collisions are restricted
to AHOLD and BOFF# snooping.
242202-158
CLK
ADS#
DATA
Ti
T1
T2
T1
T2
T1
T2
T1
T2
T1
To Processor
From Processor
RDY#
BRDY#
ADDR
CACHE#
LOCK#
W/R#
Rd1
Wt1
Rd2
Wt2
†
‡
‡
†
‡
†
Содержание Embedded Intel486
Страница 16: ......
Страница 18: ......
Страница 26: ......
Страница 28: ......
Страница 42: ......
Страница 44: ......
Страница 62: ......
Страница 64: ......
Страница 138: ......
Страница 139: ...5 Memory Subsystem Design Chapter Contents 5 1 Introduction 5 1 5 2 Processor and Cache Feature Overview 5 1 ...
Страница 140: ......
Страница 148: ......
Страница 150: ......
Страница 170: ......
Страница 172: ......
Страница 226: ......
Страница 228: ......
Страница 264: ......
Страница 282: ......
Страница 284: ......