7-43
PERIPHERAL SUBSYSTEM
These similarities between the Intel486 processor and the 82596 coprocessor simplify bus arbi-
tration when the processor and the coprocessor are the only two bus masters on the processor bus.
The HOLD and HLDA signals can be used for handshake arbitration and BREQ from the proces-
sor can trigger the coprocessor’s bus throttle timers when needed, as shown in
Figure 7-23
.
Network (Serial) Interface
TxD
†
O
Transmit data
TxC#
†
O
Transmit clock
LPBK#
O
Loopback
RxD
I
Receive data
RxC#
I
Receive clock
RTS#
O
Request to send
CTS#
I
Clear to send
CRS#
I
Carrier sense
CDT#
I
Collision detect
Table 7-12. 82596 Signals (Sheet 2 of 2)
Signal
Type
Description
†
Signals marked with a dagger are not included on, or operate differently than, the Intel486™ processor
bus.
Содержание Embedded Intel486
Страница 16: ......
Страница 18: ......
Страница 26: ......
Страница 28: ......
Страница 42: ......
Страница 44: ......
Страница 62: ......
Страница 64: ......
Страница 138: ......
Страница 139: ...5 Memory Subsystem Design Chapter Contents 5 1 Introduction 5 1 5 2 Processor and Cache Feature Overview 5 1 ...
Страница 140: ......
Страница 148: ......
Страница 150: ......
Страница 170: ......
Страница 172: ......
Страница 226: ......
Страница 228: ......
Страница 264: ......
Страница 282: ......
Страница 284: ......