4-45
BUS OPERATION
AHOLD is asserted, and in the second clock BOFF# is asserted. This guarantees that ADS# is
not floating low. This is necessary only in systems where BOFF# may be asserted in the same
clock as ADS#.
4.3.13 Bus States
A bus state diagram is shown in
Figure 4-35
. A description of the signals used in the diagram is
given in
Table 4-10
.
Figure 4-35. Bus State Diagram
240950–069
Ti
T1
T2
T1b
T
b
Request Pending ·
HOLD Deasserted ·
AHOLD Deasserted ·
BOFF# Deasserted
(BRDY# · BLAST#) Asserted) ·
HOLD Deasserted · AHOLD Deasserted · BOFF# Deasserted
AHOLD Deasserted ·
BOFF# Deasserted ·
(HOLD) Deasserted
†
(RDY# As (BRDY# · BLAST#) Asserted) ·
(HOLD + AHOLD + No Request) · BOFF# Deasserted
Request Pending · (RDY# As
BO
FF
# A
ss
ert
ed
BOFF#
Deasserted
BOFF#
Asserted
BOFF# Deasserted
BOFF# Asserted
†
HOLD is only factored into this state transition if T
b
was
entered while a non-cacheable. non-burst, code prefetch was
in progress. Otherwise, ignore HOLD.
Содержание Embedded Intel486
Страница 16: ......
Страница 18: ......
Страница 26: ......
Страница 28: ......
Страница 42: ......
Страница 44: ......
Страница 62: ......
Страница 64: ......
Страница 138: ......
Страница 139: ...5 Memory Subsystem Design Chapter Contents 5 1 Introduction 5 1 5 2 Processor and Cache Feature Overview 5 1 ...
Страница 140: ......
Страница 148: ......
Страница 150: ......
Страница 170: ......
Страница 172: ......
Страница 226: ......
Страница 228: ......
Страница 264: ......
Страница 282: ......
Страница 284: ......