EMBEDDED Intel486™ PROCESSOR HARDWARE REFERENCE MANUAL
7-4
The dynamic bus sizing feature of Intel486 processor is significantly different than that of the
Intel386™ DX processor. The Intel486 processor requires that the data bytes be driven on the ad-
dressed lines only, unlike the Intel386 DX processor, which expects both high and low order
bytes on D15–D0. The simplest example of this function is a 32-bit aligned BS16# read. When
the Intel486 processor reads the two higher order bytes, they must be driven on D31–D16 data
bus, and it expects the two low order bytes on D15–D0. The Intel386 DX processor always reads
or writes data on the lower 16-bits of the data bus when BS16# is asserted.
The external system design must provide buffers to allow the Intel486 processor to read or write
data on the appropriate data bus pins.
Table 7-2
shows the data bus lines where the Intel486 pro-
cessor expects valid data to be returned for each valid combination of byte enables and bus sizing
options. Valid data is driven only on data bus pins which correspond to byte enable signals that
are active during write cycles. Other data pins are also driven, but they do not contain valid data.
Unlike the Intel386 DX processor, the Intel486 processor does not duplicate write data on the data
bus when corresponding byte enables are deasserted.
Table 7-1. Next Byte-Enable Values for the BS
x# Cycles
Current
Next with BS8#
Next with BS16#
BE3#
BE2#
BE1#
BE0#
BE3#
BE2#
BE1#
BE0#
BE3#
BE2#
BE1#
BE0#
1
1
1
0
N
N
N
N
N
N
N
N
1
1
0
0
1
1
0
1
N
N
N
N
1
0
0
0
1
0
0
1
1
0
1
1
0
0
0
0
0
0
0
1
0
0
1
1
1
1
0
1
N
N
N
N
N
N
N
N
1
0
0
1
1
0
1
1
1
0
1
1
0
0
0
1
0
0
1
1
0
0
1
1
1
0
1
1
N
N
N
N
N
N
N
N
0
0
1
1
0
1
1
1
N
N
N
N
0
1
1
1
N
N
N
N
N
N
N
N
NOTE:
“N” means that another bus cycle is not required to satisfy the request.
Содержание Embedded Intel486
Страница 16: ......
Страница 18: ......
Страница 26: ......
Страница 28: ......
Страница 42: ......
Страница 44: ......
Страница 62: ......
Страница 64: ......
Страница 138: ......
Страница 139: ...5 Memory Subsystem Design Chapter Contents 5 1 Introduction 5 1 5 2 Processor and Cache Feature Overview 5 1 ...
Страница 140: ......
Страница 148: ......
Страница 150: ......
Страница 170: ......
Страница 172: ......
Страница 226: ......
Страница 228: ......
Страница 264: ......
Страница 282: ......
Страница 284: ......