EMBEDDED Intel486™ PROCESSOR HARDWARE REFERENCE MANUAL
10-38
Figure 10-30. Typical Intel486™ Processor-Based System
An optional second-level cache can also be added to the system. The following steps are usually
carried out in designing with the Intel486 processor.
1.
Clock circuitry should consist of an oscillator and fast buffer. The CLK signal should be
clean, without any overshoot or undershoot.
2.
The reset circuitry should be designed as shown in
Chapter 4, “Bus Operation.”
This
circuitry is used to generate the RESET # signal for the Intel486 processor. The system
should be checked during reset for all of the timings. The clock continues to run during
these tests.
3.
The INT and HOLD pins should be held low (deasserted). The READY# pin is held high
to add additional delays (wait states) to the first cycle. At this instance, the Intel486
processor is reset, and the signals emitted from it are checked for the validity of the state.
Intel486™
Processor
Processor Bus
System Bus
External Bus
Memory
Bus Controller
LAN
Coprocessor
Bus
Controller
External
Cache
(Optional)
Содержание Embedded Intel486
Страница 16: ......
Страница 18: ......
Страница 26: ......
Страница 28: ......
Страница 42: ......
Страница 44: ......
Страница 62: ......
Страница 64: ......
Страница 138: ......
Страница 139: ...5 Memory Subsystem Design Chapter Contents 5 1 Introduction 5 1 5 2 Processor and Cache Feature Overview 5 1 ...
Страница 140: ......
Страница 148: ......
Страница 150: ......
Страница 170: ......
Страница 172: ......
Страница 226: ......
Страница 228: ......
Страница 264: ......
Страница 282: ......
Страница 284: ......