4-7
BUS OPERATION
Table 4-5. Generating A1, BHE# and BLE# for Addressing 16-Bit Devices
Intel486™ Processor
8-, 16-Bit Bus Signals
Comments
BE3#
BE2#
BE1#
BE0#
A1
3
BHE#
2
BLE# (A0)
1
1
†
1
†
1
†
1
†
x
x
x
x–no asserted bytes
1
1
1
0
0
1
0
1
1
0
1
0
0
1
1
1
0
0
0
0
0
1
0
1
1
1
1
0
1
†
0
†
1
†
0
†
x
x
x
x–not contiguous bytes
1
0
0
1
0
0
1
1
0
0
0
0
0
0
0
1
1
1
1
0
1
0
†
1
†
1
†
0
†
x
x
x
x–not contiguous bytes
0
†
1
†
0
†
1
†
x
x
x
x–not contiguous bytes
0
†
1
†
0
†
0
†
x
x
x
x–not contiguous bytes
0
1
1
1
0
0
0
†
0
†
1
†
0
†
x
x
x
x–not contiguous bytes
0
0
0
1
0
0
1
0
0
0
0
0
0
0
NOTES:
1.
BLE# asserted when D7–D0 of 16-bit bus is asserted.
2.
BHE# asserted when D15–D8 of 16-bit bus is asserted.
3.
A1 low for all even words; A1 high for all odd words.
KEY:
x =
don't care
†
=
a non-occurring pattern of byte enables; either none are asserted or the pattern has byte
enables asserted for non-contiguous bytes
Содержание Embedded Intel486
Страница 16: ......
Страница 18: ......
Страница 26: ......
Страница 28: ......
Страница 42: ......
Страница 44: ......
Страница 62: ......
Страница 64: ......
Страница 138: ......
Страница 139: ...5 Memory Subsystem Design Chapter Contents 5 1 Introduction 5 1 5 2 Processor and Cache Feature Overview 5 1 ...
Страница 140: ......
Страница 148: ......
Страница 150: ......
Страница 170: ......
Страница 172: ......
Страница 226: ......
Страница 228: ......
Страница 264: ......
Страница 282: ......
Страница 284: ......