EMBEDDED Intel486™ PROCESSOR HARDWARE REFERENCE MANUAL
7-36
Figure 7-19. Intel486™ Processor Interface to the 82C59A
An interrupt activates the Interrupt output of the 82C59A, which is connected to the INTR input
(interrupt request) of the Intel486 processor. The processor automatically performs two consec-
utive interrupt acknowledge cycles. The 82C59A device’s timings are as follows:
•
Each interrupt acknowledge cycle must be extended by at least one wait state, which is
implemented by the wait state generator logic described in
Section 7.2, “Basic Peripheral
Subsystem.”
•
Four idle cycles must be inserted between two interrupt acknowledge cycles.
DATA
W/R#
Intel486™
Processor
Clock
Generator
Master Mode
VCC
IRQ7
IRQ6
IRQ1
IRQ0
CAS0
CAS1
CAS2
INTA#
WR#
RD#
A0
CS#
8 Bit
Address
Decoder
Data
Transceivers
Byte Swap
Logic
BE3#–BE0#
32 Bits
A2
PIC
82C59A
Bus Control
and
Ready Logic
M/IO#
D/C#
ADS#
WR#
RDY#
BS8#
SP/EN#
Address
INTR
INTR
Содержание Embedded Intel486
Страница 16: ......
Страница 18: ......
Страница 26: ......
Страница 28: ......
Страница 42: ......
Страница 44: ......
Страница 62: ......
Страница 64: ......
Страница 138: ......
Страница 139: ...5 Memory Subsystem Design Chapter Contents 5 1 Introduction 5 1 5 2 Processor and Cache Feature Overview 5 1 ...
Страница 140: ......
Страница 148: ......
Страница 150: ......
Страница 170: ......
Страница 172: ......
Страница 226: ......
Страница 228: ......
Страница 264: ......
Страница 282: ......
Страница 284: ......