7-25
PERIPHERAL SUBSYSTEM
In
Figure 7-11
, address lines A15–A8 are ignored to maintain simplicity. Lines A7–A2 are de-
coded to generate addresses XXE0–XXFC. When a valid cycle begins, ADS# is latched in the
flip-flop.
Figure 7-12. Internal Logic and Truth Table of 74S138
(15)
(14)
(13)
(12)
(11)
(10)
(9)
(7)
Y0
Y1
Y2
Y3
Y4
Y5
Y6
Y7
Data
Outputs
(6)
(4)
(5)
G1
G2A#
G2B#
Enable
Inputs
(1)
(2)
(3)
A
B
C
Select
Inputs
Function Table
Inputs
Outputs
Enable
Select
G1
G2#
†
C
B
A
Y0
Y1
Y2
Y3
Y4
Y5
Y6
Y7
X
1
X
X
X
1
1
1
1
1
1
1
1
0
X
X
X
X
1
1
1
1
1
1
1
1
1
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
1
1
0
1
1
1
1
1
1
1
0
0
1
0
1
1
0
1
1
1
1
1
1
0
0
1
1
1
1
1
0
1
1
1
1
1
0
1
0
0
1
1
1
1
0
1
1
1
1
0
1
0
1
1
1
1
1
1
0
1
1
1
0
1
1
0
1
1
1
1
1
1
0
1
1
0
1
1
1
1
1
1
1
1
1
1
0
†
G2# = G2A# + G2B#
1 = High
0= Low Level
X = Don’t Care
Содержание Embedded Intel486
Страница 16: ......
Страница 18: ......
Страница 26: ......
Страница 28: ......
Страница 42: ......
Страница 44: ......
Страница 62: ......
Страница 64: ......
Страница 138: ......
Страница 139: ...5 Memory Subsystem Design Chapter Contents 5 1 Introduction 5 1 5 2 Processor and Cache Feature Overview 5 1 ...
Страница 140: ......
Страница 148: ......
Страница 150: ......
Страница 170: ......
Страница 172: ......
Страница 226: ......
Страница 228: ......
Страница 264: ......
Страница 282: ......
Страница 284: ......