EMBEDDED Intel486™ PROCESSOR HARDWARE REFERENCE MANUAL
4-8
Figure 4-5. Logic to Generate A1, BHE# and BLE# for 16-Bit Buses
Combinations of BE3#–BE0# that never occur are those in which two or three asserted byte en-
ables are separated by one or more deasserted byte enables. These combinations are “don't care”
conditions in the decoder. A decoder can use the non-occurring BE3#–BE0# combinations to its
best advantage.
Figure 4-6
shows an Intel486 processor data bus interface to 16- and 8-bit wide memories. Ex-
ternal byte swapping logic is needed on the data lines so that data is supplied to and received from
the Intel486 processor on the correct data pins (see
Table 4-4
).
240950–42
240950–43
240950–44
Содержание Embedded Intel486
Страница 16: ......
Страница 18: ......
Страница 26: ......
Страница 28: ......
Страница 42: ......
Страница 44: ......
Страница 62: ......
Страница 64: ......
Страница 138: ......
Страница 139: ...5 Memory Subsystem Design Chapter Contents 5 1 Introduction 5 1 5 2 Processor and Cache Feature Overview 5 1 ...
Страница 140: ......
Страница 148: ......
Страница 150: ......
Страница 170: ......
Страница 172: ......
Страница 226: ......
Страница 228: ......
Страница 264: ......
Страница 282: ......
Страница 284: ......