EMBEDDED Intel486™ PROCESSOR HARDWARE REFERENCE MANUAL
4-60
Figure 4-41. Snoop to the Line that is Being Replaced
If the replacement write-back cycle is burst and there is a snoop hit to the same line as the line
that is being replaced, the on-going replacement cycle runs to completion. HITM# is asserted un-
til the line is written back and the snoop write-back is not initiated. In this case, the replacement
write-back is converted to the snoop write-back, and HITM# is asserted and de-asserted without
a specific ADS# to initiate the write-back cycle.
If there is a snoop hit to a different line from the line being replaced, and if the replacement write-
back cycle is burst, the replacement cycle goes to completion. Only then is the snoop write-back
cycle initiated.
If the replacement write-back cycle is a non-burst cycle, and if there is a snoop hit to the same
line as the line being replaced, it fractures the replacement write-back cycle after RDY# is assert-
ed for the current non-burst transfer. The snoop write-back cycle is reordered in front of the frac-
242202-153
CLK
AHOLD
EADS#
INV
HITM#
A31–A4
A3–A2
ADS#
1
2
3
4
5
6
7
8
9
10
11
W/R#
To Processor
BRDY#
CACHE#
BLAST#
0
8
C
Replace
0
4
8
C
Replace
†
†
Содержание Embedded Intel486
Страница 16: ......
Страница 18: ......
Страница 26: ......
Страница 28: ......
Страница 42: ......
Страница 44: ......
Страница 62: ......
Страница 64: ......
Страница 138: ......
Страница 139: ...5 Memory Subsystem Design Chapter Contents 5 1 Introduction 5 1 5 2 Processor and Cache Feature Overview 5 1 ...
Страница 140: ......
Страница 148: ......
Страница 150: ......
Страница 170: ......
Страница 172: ......
Страница 226: ......
Страница 228: ......
Страница 264: ......
Страница 282: ......
Страница 284: ......