4-71
BUS OPERATION
Figure 4-49. Snoop under AHOLD Overlaying Pseudo-Locked Cycle
4.4.6.2
Snoop under Hold during Pseudo-Locked Cycles
As shown in
Figure 4-50
, HOLD does not fracture the 64-bit burst transfer. The Write-Back En-
hanced IntelDX4 processor does not issue HLDA until clock four. After the 64-bit transfer is
completed, the Write-Back Enhanced IntelDX4 processor writes back the modified line to mem-
ory (if snoop hits a modified line). If the 64-bit transfer is non-burst, the Write-Back Enhanced
IntelDX4 processor can issue HLDA in between bus cycles for a 64-bit transfer.
242202-161
CLK
AHOLD
EADS#
HITM#
A31–A4
A3–A2
ADS#
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
BLAST#
CACHE#
To Processor
†
W/R#
0
4
8
C
INV
PLOCK#
BRDY#
Write Back Cycle
†
Содержание Embedded Intel486
Страница 16: ......
Страница 18: ......
Страница 26: ......
Страница 28: ......
Страница 42: ......
Страница 44: ......
Страница 62: ......
Страница 64: ......
Страница 138: ......
Страница 139: ...5 Memory Subsystem Design Chapter Contents 5 1 Introduction 5 1 5 2 Processor and Cache Feature Overview 5 1 ...
Страница 140: ......
Страница 148: ......
Страница 150: ......
Страница 170: ......
Страница 172: ......
Страница 226: ......
Страница 228: ......
Страница 264: ......
Страница 282: ......
Страница 284: ......