EMBEDDED Intel486™ PROCESSOR HARDWARE REFERENCE MANUAL
4-62
Figure 4-42. Snoop under BOFF# during a Cache Line-Fill Cycle
An ADS# is always issued when a cycle resumes after being fractured by BOFF#. The address
of the fractured data transfer is reissued under this ADS#, and CACHE# is not issued unless the
fractured operation resumes from the first transfer (e.g., first doubleword). If the system asserts
BOFF# and RDY# simultaneously, as shown in clock four on
Figure 4-42
, BOFF# dominates and
RDY# is ignored. Consequently, the Write-Back Enhanced IntelDX4 processor accepts only up
to the x4h doubleword, and the line fill resumes with the x0h doubleword. ADS# initiates the re-
sumption of the line-fill operation in clock period 15. HITM# is de-asserted in the clock period
following the clock period in which the last RDY# or BRDY# of the write-back cycle is asserted.
Hence, HITM# is guaranteed to be de-asserted before the ADS# of the next cycle.
242202-154
CLK
BOFF#
EADS#
INV
HITM#
ADS#
BLAST#
To Processor
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22 23
A31–A4
A3–A2
RDY#
CACHE#
W/R#
BRDY#
Linefill
Write Back Cycle
Line Fill Cycle Cont.
4
0
0
4
C
8
0
C
8
†
†
Содержание Embedded Intel486
Страница 16: ......
Страница 18: ......
Страница 26: ......
Страница 28: ......
Страница 42: ......
Страница 44: ......
Страница 62: ......
Страница 64: ......
Страница 138: ......
Страница 139: ...5 Memory Subsystem Design Chapter Contents 5 1 Introduction 5 1 5 2 Processor and Cache Feature Overview 5 1 ...
Страница 140: ......
Страница 148: ......
Страница 150: ......
Страница 170: ......
Страница 172: ......
Страница 226: ......
Страница 228: ......
Страница 264: ......
Страница 282: ......
Страница 284: ......