40.8.3. LUT Control x
Name:
LUTCTRLn
Offset:
0x08 + n*0x04 [n=0..3]
Reset:
0x00000000
Property:
PAC Write-Protection, Enable-Protected (except LUTEN)
Bit
31
30
29
28
27
26
25
24
TRUTH[7:0]
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Bit
23
22
21
20
19
18
17
16
LUTEO
LUTEI
INVEI
INSEL2[3:0]
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
INSEL1[3:0]
INSEL0[3:0]
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
EDGESEL
FILTSEL[1:0]
ENABLE
Access
R/W
R/W
R/W
R/W
Reset
0
0
0
0
Bits 31:24 – TRUTH[7:0]: Truth Table
These bits define the value of truth logic as a function of inputs IN[2:0].
Bit 22 – LUTEO: LUT Event Output Enable
Value
Description
0
LUT event output is disabled.
1
LUT event output is enabled.
Bit 21 – LUTEI: LUT Event Input Enable
Value
Description
0
LUT incoming event is disabled.
1
LUT incoming event is enabled.
Bit 20 – INVEI: Inverted Event Input Enable
Value
Description
0
Incoming event is not inverted.
1
Incoming event is inverted.
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
986