26.10.3. Block Transfer Source Address
The SRCADDR register offset is relative to (BASEADDR or WRBADDR) + Channel Number * 0x10
Name:
SRCADDR
Offset:
0x04
Reset:
-
Property:
-
Bit
31
30
29
28
27
26
25
24
SRCADDR[31:24]
Access
Reset
Bit
23
22
21
20
19
18
17
16
SRCADDR[23:16]
Access
Reset
Bit
15
14
13
12
11
10
9
8
SRCADDR[15:8]
Access
Reset
Bit
7
6
5
4
3
2
1
0
SRCADDR[7:0]
Access
Reset
Bits 31:0 – SRCADDR[31:0]: Transfer Source Address
This bit group holds the source address corresponding to the last beat transfer address in the block
transfer.
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
493