22.7. Register Summary
Offset
Name
Bit Pos.
0x00
7:0
CLKFAIL
XOSC32KRD
Y
0x01
15:8
0x02
23:16
0x03
31:24
0x04
7:0
CLKFAIL
XOSC32KRD
Y
0x05
15:8
0x06
23:16
0x07
31:24
0x08
7:0
CLKFAIL
XOSC32KRD
Y
0x09
15:8
0x0A
23:16
0x0B
31:24
0x0C
7:0
CLKSW
CLKFAIL
XOSC32KRD
Y
0x0D
15:8
0x0E
23:16
0x0F
31:24
0x10
7:0
RTCSEL[2:0]
0x11
7:0
SLCDSEL
0x12
...
0x13
Reserved
0x14
7:0
ONDEMAND RUNSTDBY
EN1K
EN32K
XTALEN
ENABLE
0x15
15:8
WRTLOCK
STARTUP[2:0]
0x16
7:0
CFDPRESC
SWBACK
CFDEN
0x17
7:0
CFDEO
0x18
...
0x1B
Reserved
0x1C
7:0
0x1D
15:8
WRTLOCK
CALIB[4:0]
22.8. Register Description
Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition,
the 8-bit quarters and 16-bit halves of a 32-bit register and the 8-bit halves of a 16-bit register can be
accessed directly.
All registers with write-access can be write-protected optionally by the peripheral access controller (PAC).
Optional Write-Protection by the Peripheral Access Controller (PAC) is denoted by the "PAC Write-
Protection" property in the register description. Write-protection does not apply to accesses through an
external debugger.
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
266