11.4.3. Configuration
Figure 11-1. Master-Slave Relations High-Speed Bus Matrix
CM0+
0
DSU
1
High-Speed Bus SLAVES
Internal
Flash
0
AHB-APB Bridge A
AHB-APB Bridge B
AHB-APB Bridge C
3
Multi-Slave
MASTERS
2
CM0+
DSU
6
SRAM
DSU
1
DSU
4
0
1
2
3
6
5
SLAVE ID
SRAM PORT ID
MASTER ID
DMAC Data
2
DMAC
Data
DMAC
Fetch
0
DMAC
Fetch
1
DMAC
WB
0
DMAC
WB
1
MTB
USB
7
8
4
5
1
DMAC Fetch 0
DSU
Privileged
SRAM-access
MASTERS
DMAC Fetch 1
DSU
DMAC WB 0
DMAC WB 1
DSU
USB
DSU
MTB
Table 11-4. High Speed Bus Matrix Masters
High-Speed Bus Matrix Masters
Master ID
CM0+ - Cortex M0+ Processor
0
DSU - Device Service Unit
1
DMAC - Direct Memory Access Controller / Data
Access
2
Table 11-5. High-Speed Bus Matrix Slaves
High-Speed Bus Matrix Slaves
Slave ID
Internal Flash Memory
0
SRAM Port 0 - CM0+ Access
1
SRAM Port 1 - DSU Access
2
AHB-APB Bridge B
3
AHB-APB Bridge A
4
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
47