43.8.1. Control A
Name:
CTRLA
Offset:
0x00
Reset:
0x03D80000
Property:
PAC Write-Protection, Enable-Protected
Bit
31
30
29
28
27
26
25
24
RRF[2:0]
Access
RW
RW
RW
Reset
0
0
0
Bit
23
22
21
20
19
18
17
16
DMFCS[1:0]
PRF[1:0]
XVLCD
BIAS[1:0]
Access
RW
RW
RW
RW
RW
RW
RW
Reset
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
CKDIV[2:0]
PRESC[1:0]
Access
RW
RW
RW
RW
RW
Reset
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
RUNSTDBY
WMOD
DUTY[2:0]
ENABLE
SWRST
Access
RW
RW
RW
RW
RW
RW
RW
Reset
0
0
0
0
0
0
0
Bits 26:24 – RRF[2:0]: Reference Refresh Frequency
These bits define the bias reference refresh frequency
These bits are not synchronized.
Value
Name
Description
0
RR2000
2kHz
1
RR1000
1kHz
2
RR500
500Hz
3
RR250
250Hz
4
RR125
125Hz
5
RR62
62.5Hz
Bits 23:22 – DMFCS[1:0]: Display Memory Update Frame Counter Selection
These bits select the frame counter to use to update display memory.
These bits are not synchronized.
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
1092