mechanism in order to reduce both the power consumption and the wake-up startup time from standby
sleep mode.
Note:
This bit PLCFG.PLDIS must be changed only when the current performance level is PL0.
Any attempt to modify this bit while the performance level is not PL0 is discarded and a violation is
reported to the PAC module. Any attempt to change the performance level to PLn (with n>0) while
PLCFG.PLDIS=1 is discarded and a violation is reported to the PAC module.
Figure 20-2. Sleep Modes and Performance Level Transitions
BACKUP
ACTIVE PLn
IDLE PLn
SLEEPCFG.
IDLE
IRQ
SLEEPCFG.
STANDBY
IRQ
SLEEPCFG.
BACKUP
OFF
ACTIVE PL0
RESET
PLCFG.PLSEL
STANDBY
Backup
Reset
ext reset
SLEEPCFG.
OFF
20.6.3.6. Regulators, RAMs, and NVM State in Sleep Mode
By default, in standby sleep mode and backup sleep mode, the RAMs, NVM, and regulators are
automatically set in low-power mode in order to reduce power consumption:
•
The RAM is in low-power mode if the device is in standby mode. Refer to
RAM Automatic Low
Power Mode
for details.
•
Non-Volatile Memory - the NVM is automatically set in low power mode in these conditions:
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
194