TRIGACT[1:0]
Name
Description
0x2
BEAT
One trigger required for each beat transfer
0x3
TRANSACTION
One trigger required for each transaction
Bits 13:8 – TRIGSRC[5:0]: Trigger Source
These bits define the peripheral trigger which is source of the transfer. For details on trigger selection and
trigger modes, refer to
Value
Name
Description
0x00
DISABLE
Only software/event triggers
0x01
RTC TIMESTAMP
RTC Timestamp Trigger
0x02
SERCOM0 RX
SERCOM0 RX Trigger
0x03
SERCOM0 TX
SERCOM0 TX Trigger
0x04
SERCOM1 RX
SERCOM1 RX Trigger
0x05
SERCOM1 TX
SERCOM1 TX Trigger
0x06
SERCOM2 RX
SERCOM2 RX Trigger
0x07
SERCOM2 TX
SERCOM2 TX Trigger
0x08
SERCOM3 RX
SERCOM3 RX Trigger
0x09
SERCOM3 TX
SERCOM3 TX Trigger
0x0A
SERCOM4 RX
SERCOM4 RX Trigger
0x0B
SERCOM4 TX
SERCOM4 TX Trigger
0c0C
SERCOM5 RX
SERCOM5 RX Trigger
0x0D
SERCOM5 TX
SERCOM5 TX Trigger
0x0E
TCC0 OVF
TCC0 Overflow Trigger
0x0F
TCC0 MC0
TCC0 Match/Compare 0 Trigger
0x10
TCC0 MC1
TCC0 Match/Compare 1 Trigger
0x11
TCC0 MC2
TCC0 Match/Compare 2 Trigger
0x12
TCC0 MC3
TCC0 Match/Compare 3 Trigger
0x13
TC0 OVF
TC0 Overflow Trigger
0x14
TC0 MC0
TC0 Match/Compare 0 Trigger
0x15
TC0 MC1
TC0 Match/Compare 1 Trigger
0x16
TC1 OVF
TC1 Overflow Trigger
0x17
TC1 MC0
TC1 Match/Compare 0 Trigger
0x18
TC1 MC1
TC1 Match/Compare 1 Trigger
0x19
TC2 OVF
TC2 Overflow Trigger
0x1A
TC2 MC0
TC2 Match/Compare 0 Trigger
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
481