16.7. Register Summary
Offset
Name
Bit Pos.
0x00
7:0
SWRST
0x01
...
0x03
Reserved
0x04
7:0
GENCTRL4
GENCTRL3
GENCTRL2
GENCTRL1
GENCTRL0
SWRST
0x05
15:8
0x06
23:16
0x07
31:24
0x08
...
0x1F
Reserved
0x20
7:0
SRC[3:0]
0x21
15:8
RUNSTDBY
DIVSEL
OE
OOV
IDC
GENEN
0x22
23:16
DIV[7:0]
0x23
31:24
DIV[15:8]
0x24
7:0
SRC[3:0]
0x25
15:8
RUNSTDBY
DIVSEL
OE
OOV
IDC
GENEN
0x26
23:16
DIV[7:0]
0x27
31:24
DIV[15:8]
0x28
7:0
SRC[3:0]
0x29
15:8
RUNSTDBY
DIVSEL
OE
OOV
IDC
GENEN
0x2A
23:16
DIV[7:0]
0x2B
31:24
DIV[15:8]
0x2C
7:0
SRC[3:0]
0x2D
15:8
RUNSTDBY
DIVSEL
OE
OOV
IDC
GENEN
0x2E
23:16
DIV[7:0]
0x2F
31:24
DIV[15:8]
0x30
7:0
SRC[3:0]
0x31
15:8
RUNSTDBY
DIVSEL
OE
OOV
IDC
GENEN
0x32
23:16
DIV[7:0]
0x33
31:24
DIV[15:8]
0x34
...
0x7F
Reserved
0x80
7:0
WRTLOCK
CHEN
GEN[3:0]
0x81
15:8
0x82
23:16
0x83
31:24
0x84
7:0
WRTLOCK
CHEN
GEN[3:0]
0x85
15:8
0x86
23:16
0x87
31:24
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
129