10.
Memories
10.1. Embedded Memories
•
Internal high-speed Flash with Read-While-Write (RWW) capability on a section of the array
•
Internal high-speed RAM, single-cycle access at full speed
10.2. Physical Memory Map
The high-speed bus is implemented as a bus matrix. All high-speed bus addresses are fixed, and they
are never remapped in any way, even during boot. The 32-bit physical address space is mapped as
follows:
Table 10-1. SAM L22 Physical Memory Map
Memory
Start address
Size [KB]
SAML22x18
(1)
SAML22x17
(1)
SAML22x16
(1)
Embedded Flash
0x00000000
256
128
64
Embedded RWW section
0x00400000
8
4
2
Embedded SRAM
0x20000000
32
16
8
Peripheral Bridge A
0x40000000
64
64
64
Peripheral Bridge B
0x41000000
64
64
64
Peripheral Bridge C
0x42000000
64
64
64
IOBUS
0x60000000
0.5
0.5
0.5
Note:
1. x = G, J, or E.
Table 10-2. Flash Memory Parameters
Device
Flash size [KB]
Number of pages
Page size [Bytes]
SAML22x18
(1)
256
4096
64
SAML22x17
(1)
128
2048
64
SAML22x16
(1)
64
1024
64
Note:
1. x = G, J, or E.
Table 10-3. RWW Section Parameters
(1)
Device
Flash size [KB]
Number of pages
Page size [Bytes]
SAML22x18
(1)
8
128
64
SAML22x17
(1)
4
64
64
SAML22x16
(1)
2
32
64
Note:
1. x = G, J, or E.
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
39