25.12.8. Synchronization Busy in Clock/Calendar mode (CTRLA.MODE=2)
Name:
SYNCBUSY
Offset:
0x10
Reset:
0x00000000
Property:
-
Bit
31
30
29
28
27
26
25
24
Access
Reset
Bit
23
22
21
20
19
18
17
16
GP1
GP0
Access
R
R
Reset
0
0
Bit
15
14
13
12
11
10
9
8
CLOCKSYNC
MASK0
Access
R
R
Reset
0
0
Bit
7
6
5
4
3
2
1
0
ALARM0
COUNT
FREQCORR
ENABLE
SWRST
Access
R
R
R
R
R
Reset
0
0
0
0
0
Bits 20:19 – GPn: General Purpose n Synchronization Busy Status
Value
Description
0
Write synchronization for GPn register is complete.
1
Write synchronization for GPn register is ongoing.
Bit 15 – CLOCKSYNC: Clock Read Sync Enable Synchronization Busy Status
Value
Description
0
Write synchronization for CTRLA.CLOCKSYNC bit is complete.
1
Write synchronization for CTRLA.CLOCKSYNC bit is ongoing.
Bit 11 – MASK0: Mask 0 Synchronization Busy Status
Value
Description
0
Write synchronization for MASK0 register is complete.
1
Write synchronization for MASK0 register is ongoing.
Bit 5 – ALARM0: Alarm 0 Synchronization Busy Status
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
418