Section
Changes
Editorial update.
Recommendation for XOSC32 jitter optimization
added.
Power Supply and Start-Up Considerations
•
VLCD has two alternative functions.
•
Section "Performance Level Overview"
added.
QoS levels can be written/read using 32-bit
accesss only.
•
Register PID1.JEPIDCL reset value 0xF.
•
Editorial updates.
GCLK - Generic Clock Controller
Editorial updates.
Editorial updates.
•
STDBYCFG.BBIASHS=0x0 turns off Back
Biasing in Standby mode.
•
Added Power Reset as option for exiting
OFF mode.
OSCCTRL – Oscillators Controller
DFLL48M:
•
Only reference clock drift will make run the
compensation out of bounds - voltage and
temperature swings are compensated for.
•
USB Clock recovery mode enabled by
writing to DFLLCTRL.USBCRM and
DFLLCTRL.MODE.
•
STATUS.DFLLRDY indicates readiness of
the DFLL48M registers for read/write access.
•
Editorial updates.
OSC32KCTRL – 32KHz Oscillators Controller
XOSC32K.STARTUP times corrected.
Register bit VREF.TSSEL removed.
•
16-bit counter: TIMESTAMP.COUT has reset
value 0x0000.
•
Frequency correction sign affecting periods,
not frequencies.
•
Editorial updates.
DMAC – Direct Memory Access Controller
•
CHCTRLA.RUNSTDBY supported
•
Editorial updates.
NVMCTRL – Non-Volatile Memory Controller
Editorial updates.
SERCOM – Serial Communication Interface
Editorial updates.
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
1228