Offset
Name
Bit Pos.
0x6C
7:0
GHASH[7:0]
0x6D
15:8
GHASH[15:8]
0x6E
23:16
GHASH[23:16]
0x6F
31:24
GHASH[31:24]
0x70
7:0
GHASH[7:0]
0x71
15:8
GHASH[15:8]
0x72
23:16
GHASH[23:16]
0x73
31:24
GHASH[31:24]
0x74
7:0
GHASH[7:0]
0x75
15:8
GHASH[15:8]
0x76
23:16
GHASH[23:16]
0x77
31:24
GHASH[31:24]
0x78
7:0
GHASH[7:0]
0x79
15:8
GHASH[15:8]
0x7A
23:16
GHASH[23:16]
0x7B
31:24
GHASH[31:24]
0x7C
...
0x7F
Reserved
80
7:0
CIPLEN[7:0]
81
15:8
CIPLEN[15:8]
82
23:16
CIPLEN[23:16]
83
31:24
CIPLEN[31:24]
0x84
7:0
RANDSEED[7:0]
0x85
15:8
RANDSEED[15:8]
0x86
23:16
RANDSEED[23:16]
0x87
31:24
RANDSEED[31:24]
38.8. Register Description
Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the
8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be
accessed directly.
Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Optional PAC
write-protection is denoted by the "PAC Write-Protection" property in each individual register description.
For details, refer to
Some registers are enable-protected, meaning they can only be written when the peripheral is disabled.
Enable-protection is denoted by the "Enable-Protected" property in each individual register description.
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
902