Required read-synchronization is denoted by the "Read-Synchronized" property in the register
description.
35.7. Register Summary
Table 35-4. Register Summary – 8-bit Mode
Offset
Name
Bit Pos.
0x00
7:0
ONDEMAND RUNSTDBY
PRESCSYNC[1:0]
MODE[1:0]
ENABLE
SWRST
0x01
15:8
ALOCK
PRESCALER[2:0]
0x02
23:16
COPEN1
COPEN0
CAPTEN1
CAPTEN0
0x03
31:24
0x04
7:0
CMD[2:0]
ONESHOT
LUPD
DIR
0x05
7:0
CMD[2:0]
ONESHOT
LUPD
DIR
0x06
7:0
TCEI
TCINV
EVACT[2:0]
0x07
15:8
MCEO1
MCEO0
OVFEO
0x08
7:0
MC1
MC0
ERR
OVF
0x09
7:0
MC1
MC0
ERR
OVF
0x0A
7:0
MC1
MC0
ERR
OVF
0x0B
7:0
CCBUFV1
CCBUFV0
PERBUFV
SLAVE
STOP
0x0C
7:0
WAVEGEN[1:0]
0x0D
7:0
INVEN1
INVEN0
0x0E
Reserved
0x0F
7:0
DBGRUN
0x10
7:0
CC1
CC0
PER
COUNT
STATUS
CTRLB
ENABLE
SWRST
0x11
15:8
0x12
23:16
0x13
31:24
0x14
7:0
COUNT[7:0]
0x15
Reserved
0x16
Reserved
0x17
Reserved
0x18
Reserved
0x19
Reserved
0x1A
Reserved
0x1B
7:0
PER[7:0]
0x1C
7:0
CC[7:0]
0x1D
7:0
CC[7:0]
0x1E
Reserved
0x1F
Reserved
0x20
Reserved
0x21
Reserved
0x22
Reserved
0x23
Reserved
0x24
Reserved
0x25
Reserved
0x26
Reserved
0x27
Reserved
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
761