I/O Multiplexing and Considerations
on page 27
19.5. Product Dependencies
In order to use this peripheral, other parts of the system must be configured correctly, as described below.
19.5.1. I/O Lines
Not applicable.
19.5.2. Power Management
The Reset Controller module is always on.
19.5.3. Clocks
The RSTC bus clock (CLK_RSTC_APB) can be enabled and disabled in the Main Clock Controller.
Related Links
on page 141
on page 145
19.5.4. DMA
Not applicable.
19.5.5. Interrupts
Not applicable.
19.5.6. Events
Not applicable.
19.5.7. Debug Operation
When the CPU is halted in debug mode, the RSTC continues normal operation.
19.5.8. Register Access Protection
All registers with write-access can be optionally write-protected by the Peripheral Access Controller
(PAC).
Note:
Optional write-protection is indicated by the "PAC Write-Protection" property in the register
description.
When the CPU is halted in debug mode, all write-protection is automatically disabled. Write-protection
does not apply for accesses through an external debugger.
19.5.9. Analog Connections
Not applicable.
19.6. Functional Description
19.6.1. Principle of Operation
The Reset Controller collects the various Reset sources and generates Reset for the device.
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
182