37.7. Register Summary
Offset
Name
Bit Pos.
0x00
7:0
RUNSTDBY
ENABLE
0x01
...
0x03
Reserved
0x04
7:0
DATARDYEO
0x05
...
0x07
Reserved
0x08
7:0
DATARDY
0x09
7:0
DATARDY
0x0A
7:0
DATARDY
0x0B
...
0x1F
Reserved
0x20
7:0
DATA[7:0]
0x21
15:8
DATA[15:8]
0x22
23:16
DATA[23:16]
0x23
31:24
DATA[31:24]
37.8. Register Description
Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16-, and 32-bit accesses are supported. In addition,
the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be
accessed directly.
Some registers require synchronization when read and/or written. Synchronization is denoted by the
"Read-Synchronized" and/or "Write-Synchronized" property in each individual register description.
Optional write-protection by the Peripheral Access Controller (PAC) is denoted by the "PAC Write-
Protection" property in each individual register description.
Some registers are enable-protected, meaning they can only be written when the module is disabled.
Enable-protection is denoted by the "Enable-Protected" property in each individual register description.
Refer to
PAC - Peripheral Access Controller
and
for details.
Related Links
PAC - Peripheral Access Controller
on page 50
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
881