Value
Description
0
Generator is disabled.
1
Generator is enabled.
Bits 3:0 – SRC[3:0]: Generator Clock Source Selection
These bits select the Generator clock source, as shown in this table.
Table 16-4. Generator Clock Source Selection
Value
Name
Description
0x0
XOSC
XOSC oscillator output
0x1
GCLK_IN
Generator input pad (GCLK_IO)
0x2
GCLK_GEN1
Generic clock generator 1 output
0x03
OSCULP32K
OSCULP32K oscillator output
0x4
XOSC32K
XOSC32K oscillator output
0x5
OSC16M
OSC16M oscillator output
0x6
DFLL48M
DFLL48M output
0x7
DPLL96M
DPLL96M output
0x8-0xF
Reserved
Reserved for future use
A Power Reset will reset all GENCTRLn registers. the Reset values of the GENCTRLn registers are
shown in table below.
Table 16-5. GENCTRLn Reset Value after a Power Reset
GCLK Generator
Reset Value after a Power Reset
0
0x00010005
others
0x00000000
A User Reset will reset the associated GENCTRL register unless the Generator is the source of a locked
Peripheral Channel (PCHCTRLm.WRTLOCK=1). The reset values of the GENCTRL register are as
shown in the table below.
Table 16-6. GENCTRLn Reset Value after a User Reset
GCLK Generator Reset Value after a User Reset
0
0x00000105
others
No change if the generator is used by a Peripheral Channel m with
PCHCTRLm.WRTLOCK=1
else 0x00000000
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
137