43.6.6. Sleep Mode Operation
The SLCD can be configured to operate in any sleep mode. To be able to run in standby mode, the
RUNSTDBY bit in the Control A register (CTRLA.RUNSTDBY) must be written to '1'. The SLCD will
continue to refresh the LCD panel from the content of the memory display. If the RUNSTDBY bit is written
to '0' when device enters into standby mode, the SLCD will stop driving the LCD panel at the end of the
current frame, and the VLCD and bias generators will be stopped.
The SLCD can wake up the device from any sleep mode using interrupts.
43.6.7. Synchronization
Due to asynchronicity between the main clock domain and the peripheral clock domains, some registers
need to be synchronized when written or read.
The following bits are synchronized when written:
•
Software Reset bit in Control A register (CTRLA.SWRST)
•
Enable bit in Control A register (CTRLA.ENABLE)
The following registers are synchronized when written:
•
Control D register (CTRLD)
Required write-synchronization is denoted by the "Write-Synchronized" property in the register
description.
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
1087