23.8.6. Voltage Regulator System (VREG) Control
Name:
VREG
Offset:
0x18
Reset:
0x00000002
Property:
PAC Write-Protection
Bit
31
30
29
28
27
26
25
24
VSPER[7:0]
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Bit
23
22
21
20
19
18
17
16
VSVSTEP[3:0]
Access
R/W
R/W
R/W
R/W
Reset
0
0
0
0
Bit
15
14
13
12
11
10
9
8
LPEFF
Access
R/W
Reset
0
Bit
7
6
5
4
3
2
1
0
RUNSTDBY
STDBYPL0
SEL
ENABLE
Access
R/W
R/W
R/W
R/W
Reset
0
1
0
1
Bits 31:24 – VSPER[7:0]: Voltage Scaling Period
This bitfield sets the period between the voltage steps when the VDDCORE voltage is changing in µs.
If VSPER=0, the period between two voltage steps is 1µs.
Bits 19:16 – VSVSTEP[3:0]: Voltage Scaling Voltage Step
This field sets the voltage step height when the VDDCORE voltage is changing to reach the target
VDDCORE voltage.
The voltage step is equal to 2
VSVSTEP
* min_step.
See the Electrical Characteristics chapter for the min_step voltage level.
Bit 8 – LPEFF: Low power Mode Efficiency
Value
Description
0
The voltage regulator in Low power mode has the default efficiency and supports the whole
VDD range (1.62V to 3.6V).
1
The voltage regulator in Low power mode has the highest efficiency and supports a limited
VDD range (2.5V to 3.6V).
Bit 6 – RUNSTDBY: Run in Standby
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
303