17.8.8. APBA Mask
Name:
APBAMASK
Offset:
0x14
Reset:
0x00001FFF
Property:
PAC Write-Protection
Bit
31
30
29
28
27
26
25
24
Access
Reset
Bit
23
22
21
20
19
18
17
16
Access
Reset
Bit
15
14
13
12
11
10
9
8
Reserved
FREQM
EIC
RTC
WDT
Access
R/W
R/W
R/W
R/W
R/W
Reset
1
1
1
1
1
Bit
7
6
5
4
3
2
1
0
GCLK
SUPC
OSC32KCTRL
OSCCTRL
RSTC
MCLK
PM
PAC
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
1
1
1
1
1
1
1
1
Bit 12 – Reserved: For future use
Reserved bits are unused and reserved for future use. For compatibility with future devices, always write
reserved bits to their reset value. If no reset value is given, write 0.
Bit 11 – FREQM: FREQM APBA Clock Enable
Value
Description
0
The APBA clock for the FREQM is stopped.
1
The APBA clock for the FREQM is enabled.
Bit 10 – EIC: EIC APBA Clock Enable
Value
Description
0
The APBA clock for the EIC is stopped.
1
The APBA clock for the EIC is enabled.
Bit 9 – RTC: RTC APBA Clock Enable
Value
Description
0
The APBA clock for the RTC is stopped.
1
The APBA clock for the RTC is enabled.
Atmel SAM L22G / L22J / L22N [DATASHEET]
Atmel-42402E-SAM L22G / L22J / L22N_Datasheet_Complete-07/2016
157