Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
38
26
SD_HOST
Wi-Fi FISR (0x134) +
FESR (0x124)
KM4 SD_HOST interrupt
KM0 Wi-Fi FISR + FESR interrupt
27
IPSEC
Wi-Fi FTSR (0x13C) +
mailbox
KM4 SD_HOST interrupt
KM0 Wi-Fi FTSR + mailbox interrupt
28
I2S0
LGDMA0_Channel3
KM4 I2S0 interrupt
KM0 LGDMA0_Channel3 interrupt
29
PWR_DOWN
PWR_DOWN
KM4 & KM0 PWR_DOWN interrupt.
This interrupt will be triggered when power down pin pushes under power down
interrupt mode.
30
ADC_COMP
ADC_COMP
KM4 & KM0 ADC comparator interrupt
31
WL_DMA
KM4_WAKE_ISR
KM4 WL_DMA interrupt
KM0: KM4 peripherals wake interrupt, the same as KM4_System_ISR
32
WL_PROTOCOL (0xB4)
N/A
KM4 WL_PROTOCOL interrupt
33
PSRAMC
N/A
KM4 PSRAMC interrupt
34
UART0
N/A
KM4 HS_UART0 interrupt
35
UART1_BT
N/A
KM4 HS_UART1_BT interrupt
36
SPI0
N/A
KM4 HS_SPI0 interrupt
37
SPI1
N/A
KM4 HS_SPI1 interrupt
38
HUSI0
N/A
KM4 HS_USI0 interrupt
39
IR
N/A
KM4 IR interrupt
40
BT_SCORE_BOARD
N/A
KM4 BT_SCORE_BOARD interrupt
41
GDMA0_Channel0
N/A
KM4 HS_GDMA0_Channel0 interrupt
42
GDMA0_Channel1
N/A
KM4 HS_GDMA0_Channel1 interrupt
43
GDMA0_Channel2
N/A
KM4 HS_GDMA0_Channel2 interrupt
44
GDMA0_Channel3
N/A
KM4 HS_GDMA0_Channel3 interrupt
45
GDMA0_Channel4
N/A
KM4 HS_GDMA0_Channel4 interrupt
46
GDMA0_Channel5
N/A
KM4 HS_GDMA0_Channel5 interrupt
47
RSVD
N/A
Reserved
48
RSVD
N/A
Reserved
49
RSVD
N/A
Reserved
50
IPSEC_S
N/A
KM4 HS_IPSEC TrustZone interrupt
51
RXI300_IRQ_S
N/A
KM4 HS_RXI300 TrustZone interrupt
52
GDMA0_Channel0_S
N/A
KM4 HS_GDMA0_Channel0 TrustZone interrupt
53
GDMA0_Channel1_S
N/A
KM4 HS_GDMA0_Channel1 TrustZone interrupt
54
GDMA0_Channel2_S
N/A
KM4 HS_GDMA0_Channel2 TrustZone interrupt
55
GDMA0_Channel3_S
N/A
KM4 HS_GDMA0_Channel3 TrustZone interrupt
56
GDMA0_Channel4_S
N/A
KM4 HS_GDMA0_Channel4 TrustZone interrupt
57
GDMA0_Channel5_S
N/A
KM4 HS_GDMA0_Channel5 TrustZone interrupt
4.4
NVIC Register Description
The physical base address of NVIC is 0xE000_E000. Table 4-2 listed the details of the NVIC registers.
Table 4-2 Memory map of NVIC
Name
Offset
Access Reset Description
0x100
R/W
0
Interrupt Set Enable Register 0.
This register allows enabling interrupts and reading back the interrupt enabled state for peripheral
functions.
0x104
R/W
0
Interrupt Set Enable Register 1. See ISER0 description.
0x180
R/W
0
Interrupt Clear Enable Register 0.
This register allows disabling interrupts and reading back the interrupt enabled state for peripheral
functions.
0x184
R/W
0
Interrupt Clear Enable Register 1. See ICER0 description.
0x200
R/W
0
Interrupt Set Pending Register 0.
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03