General Timers
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
221
Bit
Name
Access Reset
Description
31:28
RSVD
N/A
-
Reserved
27
CC2M
R/W
0
Refer to CC0M description in TIMx_CCR0
26
CC2P
R/W
0
Refer to CC0P description in TIMx_CCR0
25
OC2PE
R/W
0
Refer to OC0PE description in TIMx_CCR0
24
CC2E
R/W
0
Refer to CC0E description in TIMx_CCR0
23:16
RSVD
N/A
-
Reserved
15:0
CCR2
R/W
0
Refer to CCR0 description in TIMx_CCR0
10.4.3.12
TIMx Capture/Compare Register 3 (TIMx_CCR3)
Name:
TIM5 capture/compare register 3
Address offset:
0x2C
Reset value:
0x00000000
Read/write access:
read/write
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
CC3M
CC3P
OC3PE
CC3E
RSVD
R/W
R/W
R/W
R/W
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CCR3
R/W
Bit
Name
Access
Reset
Description
31:28
RSVD
N/A
-
Reserved
27
CC3M
R/W
0
Refer to CC0M description in TIMx_CCR0
26
CC3P
R/W
0
Refer to CC0P description in TIMx_CCR0
25
OC3PE
R/W
0
Refer to OC0PE description in TIMx_CCR0
24
CC3E
R/W
0
Refer to CC0E description in TIMx_CCR0
23:16
RSVD
N/A
-
Reserved
15:0
CCR3
R/W
0
Refer to CCR0 description in TIMx_CCR0
10.4.3.13
TIMx Capture/Compare Register 4 (TIMx_CCR4)
Name:
TIM5 capture/compare register 4
Address offset:
0x30
Reset value:
0x00000000
Read/write access:
read/write
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
CC4M
CC4P
OC4PE
CC4E
RSVD
R/W
R/W
R/W
R/W
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CCR4
R/W
Bit
Name
Access
Reset
Description
31:28
RSVD
N/A
-
Reserved
27
CC4M
R/W
0
Refer to CC0M description in TIMx_CCR0
26
CC4P
R/W
0
Refer to CC0P description in TIMx_CCR0
25
OC4PE
R/W
0
Refer to OC0PE description in TIMx_CCR0
24
CC4E
R/W
0
Refer to CC0E description in TIMx_CCR0
23:16
RSVD
N/A
-
Reserved
15:0
CCR4
R/W
0
Refer to CCR0 description in TIMx_CCR0
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03