General Timers
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
227
10.4.3.26
TIMx Capture/Compare Register 17 (TIMx_CCR17)
Name:
TIM5 capture/compare register 17
Address offset:
0x64
Reset value:
0x00000000
Read/write access:
read/write
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
CC17M
CC17P
OC17PE
CC17E
RSVD
R/W
R/W
R/W
R/W
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CCR17
R/W
Bit
Name
Access Reset Description
31:28
RSVD
N/A
-
Reserved
27
CC17M
R/W
0
Refer to CC0M description in TIMx_CCR0
26
CC17P
R/W
0
Refer to CC0P description in TIMx_CCR0
25
OC17PE
R/W
0
Refer to OC0PE description in TIMx_CCR0
24
CC17E
R/W
0
Refer to CC0E description in TIMx_CCR0
23:16
RSVD
N/A
-
Reserved
15:0
CCR17
R/W
0
Refer to CCR0 description in TIMx_CCR0
10.5
Design Implementation
10.5.1
Introduction
The Timer IP is connected under APB buses, which have one PWM timer, one pulse timer and four basic timers. The total block diagram of this
IP is shown as Fig 10-16.
timer_pwm_reg
timer_pwm_ch1
timer_pwm_ch2
timer_pwm_ch3
timer_pwm_ch4
timer_pwm_ch5
timer_pwm_ch6
timer_counter
timer_pwm_ctrl
timer_pwm_if
timer_pulse_reg
timer_pulse_ch1
timer_counter
timer_pulse_if
timer_basic_reg
timer_counter
timer_basic_ctrl
basic timer
pulse timer
pwm timer
APB BUS
timer_apbslv_wrapp
er
timer_reg_mux
TIM5
TIM4
TIM0/1/2/3
timer_pwm_ch18
...
Fig 10-16 Block diagram
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03