Inter-integrated Circuit (I2C) Interface
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
273
The I
2
C flushes/resets/empties the Tx FIFO read this register. Once this read is performed, the Tx
FIFO is then ready to accept more data bytes from the APB interface.
13.3.2.23
IC_CLR_RX_DONE
Name:
Clear RX_DONE Interrupt Register
Size:
32 bits
Address offset
: 0x58
Read/write access
: read-only
31
30
29
…
3
2
1
0
RSVD
CLR_RX_DONE
R
Bit
Name
Access Reset Description
31:1
RSVD
N/A
-
Reserved
0
CLR_RX_DONE R
0x0
Read this register to clear the
RX_DONE
interrupt (bit 7)
of the IC_RAW_INTR_STAT
register.
13.3.2.24
IC_CLR_ACTIVITY
Name
: Clear ACTIVITY Interrupt Register
Size:
32 bits
Address offset
: 0x5C
Read/write access
: read-only
31
30
29
…
3
2
1
0
RSVD
CLR_ACTIVITY
R
Bit
Name
Access Reset Description
31:1
RSVD
N/A
-
Reserved
0
CLR_ACTIVITY R
0x0
Reading this register clears the
ACTIVITY i
nterrupt if the I
2
C is not active anymore. If the I
2
C
module is still active on the bus, the
ACTIVITY
interrupt bit continues to be set. It is
automatically cleared by hardware if the module is disabled and if there is no further activity on
the bus. The value read from this register to get status of the
ACTIVITY
interrupt (bit 8)
of the
register.
13.3.2.25
IC_CLR_STOP_DET
Name:
Clear STOP_DET Interrupt Register
Size:
32 bits
Address offset
: 0x60
Read/write access
: read-only
31
30
29
…
3
2
1
0
RSVD
CLR_STOP_DET
R
Bit
Name
Access Reset Description
31:1
RSVD
N/A
-
Reserved
0
CLR_STOP_DET R
0x0
Read this register to clear the
STOP_DET
interrupt (bit 9)
of the IC_RAW_INTR_STAT
register.
13.3.2.26
IC_CLR_START_DET
Name:
Clear START_DET Interrupt Register
Size:
32 bits
Realtek confidential files
The document authorized to
SZ99iot