Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
272
Address offset
: 0x48
Read/write access
: read-only
31
30
29
…
3
2
1
0
RSVD
CLR_RX_OVER
R
Bit
Name
Access Reset Description
31:1
RSVD
N/A
-
Reserved
0
CLR_RX_OVER R
0x0
Read this register to clear the
RX_OVER
interrupt (bit 1)
of the IC_RAW_INTR_STAT
register.
13.3.2.20
IC_CLR_TX_OVER
Name:
Clear TX_OVER Interrupt Register
Size:
32 bits
Address
offset
: 0x4C
Read/write access
: read-only
31
30
29
…
3
2
1
0
RSVD
CLR_TX_OVER
R
Bit
Name
Access Reset Description
31:1
RSVD
N/A
-
Reserved
0
CLR_TX_OVER R
0x0
Read this register to clear the
TX_OVER
interrupt (bit 3)
of the IC_RAW_INTR_STAT
register.
13.3.2.21
IC_CLR_RD_REQ
Name:
Clear RD_REQ Interrupt Register
Size:
32 bits
Address offset
: 0x50
Read/write acces
s: read-only
31
30
29
…
3
2
1
0
RSVD
CLR_RD_REQ
R
Bit
Name
Access Reset Description
31:1
RSVD
N/A
-
Reserved
0
CLR_RD_REQ
R
0x0
Read this register to clear the
RX_REQ
interrupt (bit 5)
of the IC_RAW_INTR_STAT
register.
13.3.2.22
IC_CLR_TX_ABRT
Name:
Clear TX_ABRT Interrupt Register
Size:
32 bits
Address offset
: 0x54
Read/write access
: read-only
31
30
29
…
3
2
1
0
RSVD
CLR_TX_ABRT
R
Bit
Name
Access Reset Description
31:1
RSVD
N/A
-
Reserved
0
CLR_TX_ABRT R
0x0
Read this register to clear the
TX_ABRT
interrupt (bit 6)
of the IC_RAW_INTR_STAT
register, and
register.
The document authorized to
SZ99iot
2019-05-15 10:08:03